## Oxidation-Resistant Amorphous TaN Barrier for MIM-Ta<sub>2</sub>O<sub>5</sub> Capacitors in Giga-Bit DRAMs

Yoshitaka Nakamura, Isamu Asano, Masahiko Hiratani\*, Tatsuyuki Saito\*\*, and Hidekazu Goto Device Development Dept., ELPIDA MEMORY, Inc., 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan \* Central Research Lab. and \*\* Device Development Center, Hitachi, Ltd.

We demonstrate that an amorphous TaN with no grain boundaries reveals a good oxidation-resistant performance after annealing the Ta $_2O_5$  dielectric (550°C,  $O_2$ ). We fabricated an MIM-TaO capacitor with a concave-type Ru SN on the TaN barrier metal. This showed a contact resistivity of 0.27 k $\Omega$ •µm², a capacitance of 20 fF/bit, and a leakage current of 0.9 fA/bit (–1 to 1 V). We further fabricated a crown-type Ru SN to demonstrate scalability to 0.10-µm design rule.