## Abstract:

## A 0.13µm CMOS Platform with Cu/ Low-k Interconnects for System On Chip Applications

T. Schiml, S. Biesemans<sup>+</sup>, G. Brase, L. Burrell<sup>+</sup>, A. Cowley, K. C. Chen<sup>\*</sup>, A. v. Ehrenwall, B. v. Ehrenwall, P. Felsner, J. Gill<sup>+</sup>, F. Grellner, F. Guarin<sup>+</sup>, L.K. Han<sup>+</sup>, M. Hoinkis, E. Hsiung<sup>\*</sup>, E. Kaltalioglu, P. Kim<sup>+</sup>, G. Knoblinger, S. Kulkarni<sup>+</sup>, A. Leslie, T. Mono, T. Schafbauer, U. Schroeder, K. Schruefer, T. Spooner<sup>+</sup>, F. Towler<sup>+</sup>, D. Warner, C. Wang<sup>\*</sup>, R. Wong<sup>+</sup>, E. Demm, P. Leung<sup>\*</sup>, M. Stetter, C. Wann<sup>+</sup>, J. K. Chen<sup>\*</sup>, E. Crabbé<sup>+</sup>

Infineon Technologies IBM<sup>+</sup> UMC\* IBM SRDC, Hopewell Junction, NY 12533, USA

We describe an advanced  $0.13\mu m$  CMOS technology platform optimized for density, performance, low power and analog/mixed signal applications. Up to 8 levels of Copper interconnect with industries first true low-k dielectric (SiLK, k=2.7) result in superior interconnect performance at aggressive pitches. A  $2.28\mu m^2$  SRAM cell is manufactured with high yield by introducing elongated local interconnects on the contact level without increasing process complexity. Trench based embedded DRAM is offered for large area memory. Modular analog devices as well as passive components like resistors, MIM capacitors and intrinsic inductors are integrated.