## Scalability and Biasing Strategy for CMOS with Active Well Bias

Shih-Fen Huang (shihfenh@us.ibm.com), Clement Wann, <sup>†</sup>Yu-Shyang Huang, <sup>†</sup>Chih-Yung Lin, <sup>†</sup>Thomas Schafbauer, <sup>†</sup>Shui-Ming Cheng, <sup>†</sup>Yao-Ching Cheng, <sup>†</sup>Kuei-Chi Juan, <sup>†</sup>Dirk Vietzke, <sup>†</sup>Manfred Eller, <sup>‡</sup>Chuan Lin, <sup>‡</sup>Qiuyi Ye, Nivo Rovedo, Serge Biesemans, Phung Nguyen, Robert Dennard, and Bomy Chen IBM Semiconductor Research and Development Center, <sup>‡</sup>Infineon Technologies, <sup>†</sup>United Microelectronics, Hopewell Junction, NY 12533

## Abstract

We analyze the scalability of the two well bias strategies: reverse bias to reduce standby power, and forward bias to improve the speed or to reduce active power. We then present the device design space that includes well bias as an integral part of the design variables following the SIA Roadmap specifications. We show that proper well biases are needed for bulk CMOS just to continue to meet the SIA Roadmap requirements for performance and standby current. The scalabilities for forward bias and reverse bias are different. The advantage of reverse bias is diminishing with scaling due to low initial V<sub>t</sub> values, short-channel effect, and band-to-band tunneling. The advantage of the forward body bias is preserved better with scaling due to high initial V<sub>t</sub> values as well as smaller depletion width, and increases with V<sub>t</sub> non-scaling. The forward bias approach is not effective in speed improvement for ultra-high performance applications with high V<sub>dd</sub> overdrive and low V<sub>t</sub> to start with, but is effective in active power reduction at a fixed speed target.